DC-Readout of Semiconductor Spin Qubits: Opportunities and Limits

Research output: Contribution to journalArticleScientificpeer-review

Abstract

This paper presents extensive guidelines for the design of an integrated DC-readout interface for semiconductor spin qubits. Since the focus is on the readout via a single electron transistor (SET), the SET behavior and performance are first described and modeled, showing that the signal-to-noise ratio (SNR) theoretically achievable by a SET-based DC-readout is significantly beyond the state-of-the-art. Practical circuit architectures for implementing a DC-readout, such as the voltage amplifier, the transimpedance amplifier, the charge sampling, and the current pre-amplifier, are then analyzed by deriving their design equations and trade-offs. As a result, the practical performances of those different solutions are evaluated and compared, thus presenting clear selection criteria for the readout architecture and its design equations given the specific parameters of the SET sensor.
Original languageEnglish
Number of pages14
JournalIEEE Transactions on Circuits and Systems Part 1: Regular Papers
DOIs
Publication statusAccepted/In press - 19 Feb 2025

Keywords

  • Cryo-CMOS
  • DC-readout
  • quantum computing
  • SET
  • single electron transistor

Fingerprint

Dive into the research topics of 'DC-Readout of Semiconductor Spin Qubits: Opportunities and Limits'. Together they form a unique fingerprint.

Cite this