

Delft University of Technology

# A Wheatstone Bridge Temperature Sensor with a Resolution FoM of 20fJ.K<sup>2</sup>

Pan, Sining; Makinwa, Kofi A.A.

DOI 10.1109/ISSCC.2019.8662337

Publication date 2019 Document Version Final published version

Published in 2019 IEEE International Solid-State Circuits Conference, ISSCC 2019

### Citation (APA)

Pan, S., & Makinwa, K. A. A. (2019). A Wheatstone Bridge Temperature Sensor with a Resolution FoM of 20fJ.K<sup>2</sup>. In J. van der Spiegel (Ed.), *2019 IEEE International Solid-State Circuits Conference, ISSCC 2019* (Vol. 2019-February, pp. 186-188). Article 8662337 IEEE. https://doi.org/10.1109/ISSCC.2019.8662337

#### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

## Green Open Access added to TU Delft Institutional Repository

### 'You share, we take care!' - Taverne project

https://www.openaccess.nl/en/you-share-we-take-care

Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public.

### 10.4 A Wheatstone Bridge Temperature Sensor with a Resolution FoM of 20fJ·K<sup>2</sup>

#### Sining Pan, Kofi A. A. Makinwa

#### Delft University of Technology, Delft, The Netherlands

Temperature sensors intended for embedded applications should be both energyand area-efficient. The combination of Wheatstone-bridge (WhB) sensors and continuous-time ADCs has proven to be highly energy efficient [1,2]. However, their area (> 0.25mm<sup>2</sup>) is still larger than that of comparable BJT-based sensors [3,4]. This paper presents a temperature sensor that uses an FIR-DAC ADC to reduce its area and increase energy-efficiency, both by 2× compared to the stateof-the-art [5].

A simplified model of the sensor is shown in Fig. 10.4.1 (top). To maximize its sensitivity, the WhB consists of resistors  $R_{\rm p}$  (105k $\Omega$ , silicided p-poly) and  $R_{\rm n}$  (100k $\Omega$ , non-silicided n-poly) with positive and negative temperature coefficients (TCs), respectively [1,2]. Its temperature-dependent output current  $I_{\rm sig}$  is then digitized by a continuous-time delta-sigma modulator (CT $\Delta\Sigma$ M), which balances  $I_{\rm sig}$  with the current  $I_{\rm DAC}$  generated by a 2b resistive DAC  $R_{\rm DAC}$  (4×720k $\Omega$ , non-silicided n-poly).

The use of a multi-bit DAC reduces the swing of the loop filter input current  $I_{err}$ , which decreases the power dissipation of the 1<sup>st</sup> integrator and the area of  $C_{int}$ . In [2], a zoom ADC is used, and the DAC state is determined by combining the result of an initial coarse SAR conversion with the output of a 1b CT $\Delta\Sigma$ M. Extra logic is then required to implement the SAR conversion, as well as the data-weighted-averaging (DWA) and segment-averaging schemes used to mitigate DAC mismatch and amplifier non-linearity, respectively.

In this design, a 1b CT $\Delta\Sigma$ M drives a FIR-DAC, thus ensuring 1b linearity without the need for extra logic [6]. For the same DAC resolution, the resulting  $J_{\rm err}$  swing will then be about 2× less than that in the zoom ADC of [2], since the FIR-DAC does not require over-ranging (Fig. 10.4.1, bottom). As a result, both the size and area of C<sub>int</sub> can be reduced, as well as the power dissipation of the 1st integrator.

Due to the uncorrelated spread of  $R_p$  and  $R_n$ , the nominal range of the WhB output current  $I_{sig}$  will spread significantly from batch to batch. To compensate for this, and so make optimal use of the input dynamic range of the modulator, a 4b batch trim is applied to  $R_p$  (~5.7k $\Omega$ /step). As shown in Fig. 10.4.2, the trimming scheme ensures that only one switch is in series with the selected segment of  $R_p$ . Compared to the trimming scheme in [1], this minimizes temperature-sensing errors due to the switches' finite on-resistance.

To achieve sub-mK resolution in a short conversion time ( $t_{conv} = 10ms$ ), the modulator employs a 2<sup>nd</sup>-order feedforward architecture (Fig. 10.4.2). This also reduces the swing at the output of the 1<sup>st</sup> integrator, and thus reduces the area of  $C_{int1}$ . The 2<sup>nd</sup> stage consists of a switched-capacitor integrator ( $C_{S2}$  and  $C_{int2}$ ) and a feedforward path ( $C_{FF2}$ ). An extra FIR filter ( $C_{FIR,C}$ ), is used to compensate for the delay introduced by the FIR-DAC [6].

As shown in Fig. 10.4.3, the opamp used in the 1st integrator consists of two current-reuse stages. This maximizes the noise efficiency of the input stage, and, compared to the use of two common-source amplifiers, halves the output stage bias current for a given maximum output current. The output stage uses high threshold devices to achieve a large output swing (~1.5V at room temperature (RT)). This, in turn, allows the area of  $\textit{C}_{\text{int1}}$  to be further reduced. Compared to the OTA used in [2], which has a closed-loop input impedance of 1/gm, the closed-loop input impedance of the opamp is much lower, reducing its input swing and thus improving its linearity. The input stage is chopped to suppress its offset and 1/f noise, and so the chopping frequency  $f_{\rm chop}$  must be chosen such that quantization noise is not downconverted to DC. In this design,  $f_{choo}$  can be set to either  $f_s = 500 \text{kHz} [2]$  or, by exploiting the spectral notches of the FIR-DAC, to  $f_{c}/8$  [6]. From simulations, the chopped opamp has a residual 1/f corner frequency of 2Hz, and a DC gain of 80dB, while its input/output stages consume 15µW/11µW, respectively. The 2<sup>nd</sup> stage is built around a cascoded telescopic OTA, which also has 80dB gain, but consumes only 3.5µW.

Two identical sensors were fabricated on the same die in a 0.18µm CMOS process (Fig. 10.4.7). This allows their resolution to be accurately estimated via differential measurements, which effectively reject ambient temperature drift. Each sensor consumes about 44µA (41µA analog and 3µA digital) from a 1.8V supply, and occupies 0.12mm<sup>2</sup>, 60% of which is occupied by the WhB and the DAC. The sensors share the same clock generation circuit (0.003mm<sup>2</sup>). To further conserve area,  $C_{int1}$  (27pF, MIM) is located directly above the WhB. For flexibility, the sinc<sup>2</sup> decimation filters are implemented off-chip.

20 samples from one wafer (40 sensors) were mounted in ceramic DIL packages and characterized in a temperature-controlled oven. The packages were mounted in good thermal contact with a large aluminum block. After a batch trim, the residual spread from sample to sample is less than  $\pm$  3% full scale at RT. To mimic the effect of batch-to-batch spread, the sensor's output was characterized over temperature for two different trim code settings (Fig. 10.4.4 (top left)). After a 1<sup>st</sup>-order fit to compensate for process spread [2], the resulting systematic non-linearity differs by less than 3mK for the two trim-code settings, it also agrees well with simulations (less than 0.1°C difference) and so can be robustly corrected by a fixed 5<sup>th</sup>-order polynomial. The sensor then achieves an inaccuracy of 0.14°C ( $3\sigma$ ) from -55°C to 125°C for both trim code settings (Fig. 10.4.4 (bottom)). Its supply sensitivity is quite low: ~0.03°C/V from 1.6 to 2V at RT. This remains constant up to about 500Hz, above which it exhibits a first-order roll-off due to the finite bandwidth of the 1<sup>st</sup> integrator's opamp.

FFTs of the sensor's bitstream output are shown in Fig. 10.4.5 (top). As designed, the sensor's noise is dominated by the WhB, and so changing  $f_{chop}$  from  $f_s$  to  $f_s/8$  has no significant effect on its resolution. The observed 1/*f* noise (~20Hz corner frequency) is mainly due to the non-silicided poly resistors of the WhB [2]. Computing the standard deviation from the output of a single sensor over a long (20s) interval results in an estimated resolution that mainly reflects oven drift (Fig. 10.4.5 (bottom)). The effect of oven drift can be suppressed by computing the standard deviation from the output of the two sensors on each die. Alternatively, a shorter measurement interval can be used. As shown in Fig. 10.4.5 (bottom), over a 1s interval, the results of the single-ended and differential approaches agree well, resulting in a resolution of 160µK (rms) for  $t_{conv}$  = 10ms. With the differential approach, the effect of the sensor's own 1/*f* noise can be clearly seen: the resolution gets worse for longer (20s) measurement intervals.

In Fig. 10.4.6, the performance of this FIR-DAC WhB sensor is summarized and compared with state-of-the-art. It achieves the best FoM, improving on the state-of-the-art [2] by 2×. It is also the most compact high-resolution (sub-mK) temperature sensor, and is smaller than most precision BJT sensors [3,4]. These features make the sensor well suited for embedded applications in which both high-resolution and accuracy are required.

#### Acknowledgment:

The authors would like to thank Hui Jiang for his helpful comments and his contributions to the sensor layout.

#### References:

[1] C-H. Weng et al., "A CMOS Thermistor-Embedded Continuous-Time Delta-Sigma Temperature Sensor With a Resolution FoM of 0.65  $pJ^{\circ}C^{2}$ ," *IEEE JSSC*, vol. 50, no. 11, pp. 2491-2500, Nov. 2015.

[2] S. Pan and K. A. A. Makinwa, "A 0.25 mm<sup>2</sup>-Resistor-Based Temperature Sensor With an Inaccuracy of 0.12 °C ( $3\sigma$ ) From -55°C to 125°C," *IEEE JSSC*, Oct. 2018.

[3] B. Yousefzadeh et al., "A BJT-Based Temperature-to-Digital Converter With  $\pm$ 60 mK ( $3\sigma$ ) Inaccuracy From -55°C to +125°C in 0.16µm CMOS," *IEEE JSSC*, vol. 52, no. 4, pp. 1044-1052, April. 2017.

[4] M. K. Law et al., "A 1.1 $\mu$ W CMOS Smart Temperature Sensor With an Inaccuracy of ±0.2°C (3 $\sigma$ ) for Clinical Temperature Monitoring," *IEEE Sensors Journal.*, vol. 16, no. 8, pp. 2272-2281, April, 2016.

[5] K.A.A. Makinwa, "Smart Temperature Sensor Survey", [Online].

Available: http://ei.ewi.tudelft.nl/docs/TSensor\_survey.xls

[6] S. Billa et al., "Analysis and Design of Continuous-Time Delta–Sigma Converters Incorporating Chopping," *IEEE JSSC*, vol. 52, no. 9, pp. 2350-2361, Sept. 2017.

[7] M. H. Roshan et al., "A MEMS-Assisted Temperature Sensor With 20- $\mu$ K Resolution, Conversion Rate of 200 S/s, and FOM of 0.04 pJK<sup>2</sup>," *IEEE JSSC*, vol. 52, no. 1, pp. 185-197, Jan. 2017.

### ISSCC 2019 / February 19, 2019 / 9:45 AM









Figure 10.4.2: Simplified single-ended system block diagram.



Figure 10.4.4: The sensor's characteristic (top left), systematic nonlinearity after a 1<sup>st</sup>-order fit (top right) and temperature error after individual 1<sup>st</sup>-order fit and fixed nonlinearity removal (bottom).

|                                         | [7]                    | [3]               | [4]                         | [1]               | [2]                    | This work               |
|-----------------------------------------|------------------------|-------------------|-----------------------------|-------------------|------------------------|-------------------------|
| Sensor type                             | Dual-MEMS<br>Resonator | BJT               | BJT                         | Resistor<br>WhB   | Resistor<br>WhB        | Resistor<br>WhB         |
| CMOS Technology                         | 0.18µm                 | 0.16µm            | 0.18µm                      | 0.18µm            | 0.18µm                 | 0.18µm                  |
| Area [mm <sup>2</sup> ]                 | 0.54                   | 0.16              | 0.198                       | 0.43              | 0.25                   | 0.12                    |
| Temperature range                       | -40°C to<br>85°C       | -70°C to<br>125°C | 25°C to<br>45°C             | -45°C to<br>125°C | -55°C to<br>125°C      | -55°C to<br>125°C       |
| 3σ inaccuracy [°C]<br>(Trimming points) |                        | 0.06 (1)          | 0.2 (1)                     | 0.4 (2 ª)         | 0.12 (2 <sup>b</sup> ) | ~0.14 (2 <sup>b</sup> ) |
| Supply voltage [V]                      | 1.6                    | 1.6               | 1 (analog)<br>1.8 (digital) | 1.5               | 1.8                    | 1.8                     |
| Power consumption [µW]                  | 13000                  | 7                 | 1.1                         | 65                | 94                     | 79                      |
| Conversion time [ms]                    | 5                      | 5                 | 500                         | 0.1               | 5                      | 10                      |
| Resolution [mK]                         | 0.02                   | 15                | 10                          | 10                | 0.29                   | 0.16                    |
| Resolution FoM [fJ·K2] °                | 40                     | 7300              | 55000                       | 650               | 40                     | 20                      |

Figure 10.4.6: Performance summary and comparison with previous work.

Figure 10.4.3: Schematic diagram of the 1st-stage opamp.



DIGEST OF TECHNICAL PAPERS • 187

# **ISSCC 2019 PAPER CONTINUATIONS**

