

### A Wideband IQ-Mapping Direct-Digital RF Modulator for 5G Transmitters

Shen, Yiyu; Bootsman, Robert; Alavi, Morteza S.; de Vreede, Leo C.N.

DOI 10.1109/JSSC.2022.3144362

Publication date 2022 Document Version Final published version

Published in IEEE Journal of Solid-State Circuits

#### Citation (APA)

Shen, Y., Bootsman, R., Alavi, M. S., & de Vreede, L. C. N. (2022). A Wideband IQ-Mapping Direct-Digital RF Modulator for 5G Transmitters. *IEEE Journal of Solid-State Circuits*, *57*(5), 1446-1456. https://doi.org/10.1109/JSSC.2022.3144362

#### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

# A Wideband IQ-Mapping Direct-Digital RF Modulator for 5G Transmitters

Yiyu Shen<sup>®</sup>, *Member, IEEE*, Robert Bootsman<sup>®</sup>, *Graduate Student Member, IEEE*, Morteza S. Alavi<sup>®</sup>, *Member, IEEE*, and Leo C. N. de Vreede<sup>®</sup>, *Senior Member, IEEE* 

Abstract—This article presents a wideband 2  $\times$  12-bit direct-digital RF modulator (DDRM) operating in a 0.5-to-3-GHz band for 5G transmitters. The proposed digital Cartesian modulator features an advanced IQ-mapping technique to boost RF power by 3 dB and suppress the I/Q image. To verify the proposed concept, a 40-nm CMOS prototype is implemented whose RF peak output power at 2 GHz is more than 14 dBm. It achieves an adjacent-channel leakage ratio (ACLR) of -52 dBc and an error vector magnitude (EVM) of -40 dB for a 20-MHz 256-QAM signal at 2.4 GHz. With a 320-MHz 256-QAM signal, the measured ACLR and EVM performances are better than -43 dBc and -32 dB at 2.4 GHz, respectively, without using any digital pre-distortion.

Index Terms—Current-steering digital-to-analog converter (DAC), digital pre-distortion (DPD)-free, digital-intensive transmitter (DTX), direct-digital RF modulator (DDRM), I/Q image, IQ-mapping, mixing DAC, PA pre-driver, quadrature up-converter, radio-frequency digital-analog converter (RFDAC).

#### I. INTRODUCTION

**T**OWADAYS, wireless cellular communication is stepping into its fifth generation (5G), driven by the demand for faster mobile access and higher throughput. 5G applications utilize larger modulation bandwidth and higher order modulation schemes, requiring higher system efficiency, flexibility, and integration in transmitter (TX) design. An essential building block in the TX system is the RF modulator that converts baseband data to an RF signal. Fig. 1(a) depicts a traditional analog up-converter [1]–[5]. It consists of a pair of baseband digital-to-analog converters (DACs), low-pass filters (LPFs), and mixers. This architecture can handle large modulation bandwidth due to its linear summation of the in-phase (I)and quadrature (Q) signals. In recent years, digital-intensive TXs (DTXs) have been a popular research direction. Among various DTXs' architectures, the direct-digital RF modulators (DDRMs) [6]–[19] are rapidly gaining popularity due to their power-efficient mixing operation, inherent compatibility with nanoscale CMOS, compact area, and frequency-agile

Manuscript received April 25, 2021; revised October 20, 2021 and December 11, 2021; accepted January 6, 2022. Date of publication February 4, 2022; date of current version April 25, 2022. This article was approved by Associate Editor Kenichi Okada. This work was supported by the NWO through the project SEEDCOM and the project DIPLOMAT. (*Corresponding author: Yiyu Shen.*)

The authors are with the Department of Microelectronics, Delft University of Technology, 2628 CD Delft, The Netherlands (e-mail: yiyu.shen.ee@gmail.com).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/JSSC.2022.3144362.

Digital Object Identifier 10.1109/JSSC.2022.3144362



Fig. 1. (a) Conceptual diagram of conventional analog up-converters in [1]–[5]. (b) Conceptual diagram of DDRM in [6].

operation. Meanwhile, it also avoids linearity degradation in other blocks, such as IQ up-converting mixers. Fig. 1(b) shows the DDRM concept. This DDRM consists of a pair of current-steering I/Q mixing DACs [radio-frequency digital-analog converters (RFDACs)], which are derived from the Gilbert Cell. In this configuration, the unsigned complementary base-band signals  $I_{BB}$  and  $Q_{BB}$  are interpolated in the digital domain to adequately suppress the sampling spectral replicas. The resulting high-speed data streams are subsequently up-converted to orthogonal I and Q RF signals by current-steering RFDACs using quadrature clocks. Eventually, these I and Q signals are summed. Unfortunately, existing DDRMs with these operation principles still confront some challenges.

First, as shown in Fig. 2(a), similar to analog modulators, conventional DDRMs are typically realized using two (separate) RFDACs. Consequently, an I/Q mismatch is present, yielding an unwanted I/Q image component in the output spectrum [20]. To mitigate this problem, an IQ-sharing topology is proposed [21], in which I and Q RFDACs share the same unit cells. Nonetheless, this technique requires non-overlapping quadrature clocks (i.e., are 25% duty-cycle clocks), yielding less RF output power. Furthermore, the dominant culprits degrading spectral purity of 25% duty-cycle systems are duty-cycle/phase errors, which are significantly more difficult to achieve in these configurations than 50% duty-cycle clocks, especially at high LO frequencies.

This work is licensed under a Creative Commons Attribution 4.0 License. For more information, see https://creativecommons.org/licenses/by/4.0/



Fig. 2. Detailed schematic of (a) conventional DDRM [6] and (b) IQ-interleaving DDRM [9].

Second, although the IQ-interleaving DDRM proposed in [9] [see Fig. 2(b)] can suppress odd-order distortion, it still employs two current-mode XOR/XNOR complementary IQ RFDACs with two separate sets of current sources for differential operations. Therefore, any mismatch between these two sets of current sources leads to even-order distortion. Furthermore, its current-mode XOR operation inside unit cells results in output current pulses with a duty-cycle of 75%. It exacerbates the finite settling time, limiting the achievable linearity performance for wideband signals. Meanwhile, in Fig. 2(b), the current sources have to switch ON/OFF every RF cycle, leading to memory effects and degraded linearity performance.

Recently, an advanced, low-complexity IQ-mapping technique that improves the output power and image rejection of a Cartesian DDRM has been proposed in [22]. This article investigates architectural analysis and elaborates on the system- and circuit-level design considerations and extensive measurement results. This article is organized as follows. Section II focuses on the causes yielding an increased I/Qimage in conventional DDRMs. Section III introduces the proposed IQ-mapping technique and gives theoretical support for its improved image suppression and enhanced output power. Its circuit implementation is given in detail in Section IV. Section V presents the measurement results and compares the proposed DDRM with state-of-the-art modulators. Section VI concludes this article.

## II. Causes for I/Q Image Degradation in Conventional DDRMs

In conventional DDRM implementations, three sources degrade the I/Q image rejection: first, the phase mismatch of the quadrature-phase LO generation; second, amplitude mismatch of the current sources in the RFDACs due to geometry and doping differences among unit cells; and third, delay mismatch of the data and LO clock signals among the RFDACs' unit cells. These three types of image sources are visualized in Fig. 3. The phase error in Fig. 3(a) is caused by the LO generation circuits, while the delay mismatch in Fig. 3(b) is due to the LO distribution network and varies among unit cells. A single-tone operation is used here to quantify the image-rejection performance. Consequently, the I and Q signals at the RF output are ideally

$$\begin{aligned} x_I &= \cos(\omega_{\rm LO}t)\cos(\omega_{\rm BB}t) \\ x_Q &= \sin(\omega_{\rm LO}t)\sin(\omega_{\rm BB}t) \end{aligned}$$
(1)



Fig. 3. (a) Phase error in LO generation circuits. (b) Amplitude and phase errors in RFDACs.

respectively, where  $\omega_{LO}$  is the angular frequency of the LO signal and  $\omega_{BB}$  is the angular frequency of baseband signal.

Assume that the transfer functions of the I and Q branches of the DDRM are equal to

$$\begin{cases} I(x_I) = a_1 x_I + a_3 x_I^3 + a_5 x_I^5 + \cdots \\ Q(x_Q) = b_1 x_Q + b_3 x_Q^3 + b_5 x_Q^5 + \cdots \end{cases}$$
(2)

where  $a_n$  and  $b_n$  are coefficients of a memoryless nonlinear representation. There are no even-order terms in (2) due to the differential nature of DDRM. In the case of a phase error  $\theta_{\text{Err}}$ between LO<sub>I</sub> and LO<sub>Q</sub>, assuming that there is no mismatch in their amplitude transfer function between two branches, the related I/Q image due to the  $\theta_{\text{Err}}$  is equal to [20]

$$\text{Image}_{\text{phase}} = 10 \log_{10} \left| \frac{1 - \cos \theta_{\text{Err}}}{1 + \cos \theta_{\text{Err}}} \right|.$$
(3)

If only an offset in linear gain coefficient  $(a_1 \text{ and } b_1)$  exists in (2), assuming that there is no phase error and higher order non-linearity, the resulting I/Q image can be expressed as

Image<sub>gain</sub> = 
$$20 \log_{10} \left| \frac{a_1 - b_1}{a_1 + b_1} \right|$$
 (4)

which is derived by replacing (1) into (2) and performing some mathematical calculations. The impact of the higher order terms will be discussed in Section III.

The delay mismatch due to the LO distribution network and buffers can vary for each unit cell due to imperfections. Delay sources are asymmetries in the layout or delay mismatch in the logic gates, as well as its exposure to (external) interfering signals. As a result, the coefficients of the (2) can become complex, representing both amplitude and delay mismatches. It should be noted that, in practical situations, a background calibration can track the process, voltage, and temperature (PVT) variations in the current cells since they are referred to as "slow error." However, it is not trivial to do a background calibration for these delay mismatches, and consequently, randomization techniques are used in [23] and [24] to suppress these errors.

In analog-intensive up-converters, auxiliary calibration circuits are often added to calibrate out amplitude and phase errors [3], [25]. Their underlying principle is mainly based on digital signal processing (DSP) techniques that use an FFT on the down-converted TX signal and utilizes input baseband



Fig. 4. (a) Conceptual diagram and waveforms of one pair of unit cells in conventional DDRMs. (b) Conceptual diagram and waveforms of one single unit cell in the proposed IQ-Mapping DDRM.

data adaptation until the TX signal's image suppression meets the requirement. Typically, several iterations are needed to reach the optimal point. This latter approach increases TX complexity, e.g., requiring an extra down-conversion step and ADCs. In Section III, a low-cost IQ-mapping technique is proposed to inherently cancel the I/Q image.

#### **III. IQ-MAPPING TECHNIQUE**

#### A. Concept

To improve the DDRM performance in terms of RF output power, modulation bandwidth, and, most importantly, in-band linearity, a novel IQ-mapping technique has been proposed in [22]. It relies on using an interleaved IQ DDRM that utilizes 50% duty-cycle LOs to drive its unit cells. At the highest output current drive level, all unit cells operate on the same phase, which strongly reduces the I/Q interaction and increases its effective RF fundamental output current. To understand the benefits of the proposed topology, the conventional DDRM architecture in Fig. 4(a) should be considered first. For each IQ unit-cell pair, the four constellation points translate to the four waveforms shown on the right. After vector summation, the resulting fundamental of these four waveforms in Fig. 4(a) is given in the following:

$$\begin{aligned} \mathscr{F}[\text{OUT}_{a}](\omega_{\text{LO}}) &= \text{Sa}(\omega_{\text{LO}}) \times \left(\sqrt{2} \times e^{j\pi/4}\right) \times e^{j0} \\ \mathscr{F}[\text{OUT}_{b}](\omega_{\text{LO}}) &= \text{Sa}(\omega_{\text{LO}}) \times \left(\sqrt{2} \times e^{j\pi/4}\right) \times e^{j\pi/2} \\ \mathscr{F}[\text{OUT}_{c}](\omega_{\text{LO}}) &= \text{Sa}(\omega_{\text{LO}}) \times \left(\sqrt{2} \times e^{j\pi/4}\right) \times e^{j\pi} \\ \mathscr{F}[\text{OUT}_{d}](\omega_{\text{LO}}) &= \text{Sa}(\omega_{\text{LO}}) \times \left(\sqrt{2} \times e^{j\pi/4}\right) \times e^{j3\pi/2} \end{aligned}$$
(5)

where  $Sa(\omega)$  is the Fourier transform of a 50% squarewave. Equation (5) shows that the maximum amplitude of the



Fig. 5. Current constellation diagram of (a) unit cells and (b) overall unit-cell array in conventional DDRMs and IQ-Mapping DDRMs.

fundamental is  $2\sqrt{2}/\pi$  occurring at the phases of  $\pi/4$ ,  $3\pi/4$ ,  $5\pi/4$ , and  $7\pi/4$ .

The proposed IQ-mapping technique aims to replace the composite signals of (5), with relatively simple 50% duty-cycle square wave signals [see Fig. 4(b)]. To achieve this goal, the IQ-constellation (diagonal points) as provided by conventional DDRM unit cells is mapped to the diamond-shaped I'Q'-constellation, as shown in Fig. 5(a). The related mapping is given as follows:

$$\begin{cases} I = 1 & \& Q = 1 \Rightarrow I' = 1 & \& Q' = 0 \\ I = -1 & \& Q = 1 \Rightarrow I' = 0 & \& Q' = 1 \\ I = -1 & \& Q = -1 \Rightarrow I' = -1 & \& Q' = 0 \\ I = 1 & \& Q = -1 \Rightarrow I' = 0 & \& Q' = -1 \end{cases}$$
(6)

where (I', Q') is the vector after the mapping operation. Note that the original vector (I, Q) needs two unit current sources, while its new phase mapped vector (I', Q') needs only one unit current source for its representation. This IQ-mapping can be extended from a single unit cell to the whole DDRM array. Mathematically, the operation in (6) is the mapping of the traditional I and Q vectors into two new orthogonal vectors

$$\frac{1}{\sqrt{2}} \operatorname{Re} \left[ (I + jQ) e^{j\omega_{\text{LO}}t} e^{-j\pi/4} \right]$$
  
=  $\frac{1}{2} \operatorname{Re} \left[ (I + jQ)(1 - j) e^{j\omega_{\text{LO}}t} \right]$   
=  $0.5 * \operatorname{Re} \left[ ((I + Q) + j(Q - I)) e^{j\omega_{\text{LO}}t} \right].$  (7)

The scaling factor of  $(1/\sqrt{2})$  stems from the fact that the vector norm after mapping is scaled by  $(1/\sqrt{2})$  compared to its original vector norm. Namely, I' and Q' can be expressed as

$$\begin{cases} I' = 0.5 \cdot (I+Q) \\ Q' = 0.5 \cdot (Q-I). \end{cases}$$
(8)

Equation (8) indicates that it would only need half the number of unit current sources than a conventional DDRM implementation.

Two main advantages resulting from the proposed IQ-mapping technique are: 1) better power (efficiency) performance and 2) intrinsic TX-image rejection. These two rather unique properties will be discussed in detail in the following.

#### B. Improved Output Power and Efficiency

Compared to prior-art DDRMs, for a given drain current budget, the proposed IQ mapping technique enhances its peak output power and efficiency twofold. Namely, if 2N unit cells are available for representing I and Q in conventional DDRMs, this would yield a maximum fundamental output current at the outer corners of the IQ-constellation diagram of, i.e., vector summation

$$I_{\max IQ} = I_{\text{unit}} |N + jN| = I_{\text{unit}} \cdot \sqrt{2} \cdot N.$$
(9)

In contrast, with the proposed IQ-mapping technique [see Fig. 5(b)], at the outer corners of the constellation diagram, all 2N cells can be directed to the same output phase. As such, its maximum current budget for these points is

$$I_{\max I'Q'} = I_{\text{unit}} \cdot 2 \cdot N \tag{10}$$

which is, indeed, derived based on scalar summation. Therefore, for the same dc current budget, the proposed IQ-mapping DDRM topology provides a peak RF output power that is 3 dB higher than that of a conventional DDRM. Thus, the drain efficiency could be doubled effectively. Meanwhile, since all 2N cells can go for I or Q, the number of bits from (I, Q) to (I', Q') also increases by one. Mathematically, based on (9) and (10), this can also be explained from

$$\left|\left|\left(I_{\max I'}, I_{\max Q'}\right)\right|\right|^{2} = 2\left|\left|\left(I_{\max I}, I_{\max Q}\right)\right|\right|^{2}.$$
 (11)

#### C. Intrinsic Image Rejection

In the proposed IQ-mapping technique, the I' and Q' branches employ a single current source and, therefore, are identical in their transfer function. Consequently, the TX image is inherently canceled.

Fig. 5(a) graphically explains the impact of I/Q mismatch inside the unit cells. In conventional DDRMs, a difference in the *I* and *Q* current sources [pink arrow in Fig. 5(a) (left)] yields asymmetry/mismatch in the constellation points over the diagonal axis. As a result, the vector will fail to align with the diagonal perfectly. In contrast, the proposed mapping operation requires only one current source. Therefore, the resulting mapped (I', Q') constellation [green arrows in Fig. 5(a) (right)] is symmetric. Consequently, although the vectors' amplitude can be different among unit cells, there is no mismatch inside one single cell.

Therefore, in the IQ-mapping DDRM, the absence of I/Q mismatch enforces that the corresponding polynomial coefficients in (2) become equal

$$a_1 = b_1, \quad a_3 = b_3, \ a_5 = b_5, \dots$$
 (12)



Fig. 6. Simulated spectra in behavior MC simulation with single-sideband signals: (a) conventional DDRMs and (b) proposed IQ-mapping DDRMs. Simulated spectra with the whole multi-carrier signals and one signal channel: (c) conventional DDRMs and (d) proposed IQ-mapping DDRM.

With the single-sideband one-tone signal of (1), the output of the proposed DDRM is

$$OUT(t) = \sum_{n=1}^{\infty} a_{2n-1} \left[ \left( \cos(\omega_{\text{LO}}t) \cos(\omega_{\text{BB}}t) \right)^{2n-1} + \left( \sin(\omega_{\text{LO}}t) \sin(\omega_{\text{BB}}t) \right)^{2n-1} \right].$$
(13)

Consequently, when n = 1, there is no image component in (4).

To explore if there is still an image created by the higher order terms, the Binomial theorem is applied for each term in (13), yielding a set of tones at

$$(2k-1) \cdot (\omega_{\text{LO}} - \omega_{\text{BB}}) \pm 2 \cdot (n-k) \cdot (\omega_{\text{LO}} + \omega_{\text{BB}}) \ (n \ge k)$$
(14)

where *n* and *k* are integers. According to this derivation, since there is no spurious or image component located at  $(\omega_{\text{LO}} + \omega_{\text{BB}})$ , the TX image is effectively canceled. The detail of the expansion of (13) can be found in the Appendix.

Monte Carlo (MC) simulations of the whole DDRM confirm the effectiveness of this cancellation. Fig. 6(a) shows a typical spectrum for a conventional DDRM, and Fig. 6(b) exhibits a representative spectrum for an IQ-mapping DDRM when performing these MC simulations with the same mismatch pattern, proving that the IQ image is canceled completely with the proposed IQ-mapping technique. The simulations with multi-carrier signals in Fig. 6(c) and (d) also verify such cancellation. As demonstrated in Fig. 6(c), without mapping technique, the image of a single-channel TX signal can fall inside another channel and, as such, corrupts its SNR. In contrast, with the proposed IQ-mapping technique, there is no image, resulting in boosted in-band linearity. Note that, in Fig. 6(c) and (d), dc calibration is conducted to suppress the LO leakage.

Simulation results of Fig. 6 are performed without considering any phase errors whose impact has been quantified by (3). In addition, another important source of IQ image is the duty-cycle mismatch among quadrature phases. Assume that the pulsewidth is  $T/2 + \Delta t$ . Therefore, the fundamental coefficients in the Fourier series of the LO signal are

$$\begin{cases} a_1 = \frac{2}{T} \int_0^{T/2 + \Delta t} \cos(\omega_{\rm LO} t) dt \approx -\frac{2}{\pi} \frac{\omega_{\rm LO} \Delta t}{2} \\ b_1 = \frac{2}{T} \int_0^{T/2 + \Delta t} \sin(\omega_{\rm LO} t) dt \approx \frac{2}{\pi}. \end{cases}$$
(15)

The phase error  $\Delta \theta_{dc}$  and the normalized amplitude error  $\Delta \rho_{dc}$  caused by the LO duty-cycle mismatch are

$$\begin{cases} \Delta \theta_{\rm dc} = \arctan\left(-\frac{\Delta t \omega_{\rm LO}}{2}\right) \approx -\frac{\omega_{\rm LO} \Delta t}{2} \\ \Delta \rho_{\rm dc} \approx \left(\frac{\omega_{\rm LO} \Delta t}{2}\right). \end{cases}$$
(16)

The resulting IRR with LO duty-cycle mismatch can be obtained by substituting (16) into (3) and (4). Therefore, the duty-cycle mismatch among quadrature phases is as important as the phase mismatch among them.

In summary, although the IQ-mapping technique can cancel the image caused by amplitude mismatch effectively, it still needs accurate quadrature phases in practice. By utilizing highperformance phase-locked loop (PLL) and quadrature dividers with the appropriate layout, the phase error can be adequately minimized.

#### D. Comparison With IQ-Sharing Techniques

The proposed IQ-mapping technique is different from previous digital PA (DPA) IQ-sharing techniques reported in the literature [21], [26]–[31]. Namely, in [21], 25% duty-cycle clocks are deployed to avoid overlap among the quadrature clocks. The use of non-overlapping clock schemes, in theory, mitigates IQ-interaction and facilitates achieving better linearity performance. However, it leads to less RF output power than its 50% duty-cycle counterpart. Besides, the use of asymmetrical 25% duty-cycle clocks yields linearity limitations in practical DDRM implementations and requires TX calibration and digital pre-distortion (DPD) when supporting large modulation bandwidth.

In [26] and [27], to boost output power and efficiency, also, a diamond-shaped constellation diagram with 50% duty-cycle clocks is employed. However, in contrast to our work, signed IQ data was used, so the related I and Q cannot occupy a single unit cell simultaneously, yielding I/Q mismatch again. Furthermore, in [26] and [27], pre-processing of the baseband data is required, which was implemented by clipping the data [26] or by piecewise decoding [27]. Those solutions increased system complexity and the overall TX line-up power consumption. Besides, such operations resulted in strong IQ-interaction, and also, DPD was required to maintain the linearity [26].

Compared with these works, the IQ-mapping technique in this work is applied in a linear current-steering DDRM using unsigned IQ data as input. First, the (I, Q) to (I', Q')mapping has been implemented within the DDRM unit cells, as such, avoiding any (extra) signal processing overhead. This allows faster data throughput and facilitates operation with a



Fig. 7. Block diagram of the proposed DDRM.

very large modulation bandwidth. Second, the resultant 50% duty-cycle current pulses [see Fig. 4(b)] in the unit cells considerably alleviate the settling requirements and directly contribute to superior linearity performance compared to conventional DDRMs that use 75% duty-cycle current pulses. Meanwhile, since every unit cell requires four LO phases, the delay mismatches between two paths caused by LO networks are also effectively suppressed. Finally, the proposed unsigned IQ-mapped DDRM uses its full (in-phase) current capability for addressing its outer constellation points, rather than the complex summing of two current sources, yielding improved RF output power and efficiency.

#### **IV. CIRCUITS' IMPLEMENTATIONS**

#### A. System Block Diagram

Fig. 7 depicts the overall system diagram. The baseband data are fed to SRAMs using an SPI. Four on-chip SRAMs are time-interleaved to support large modulation bandwidth, achieving a bit-stream throughput of half of its operating frequency,  $f_{LO}$ . The external LO signal is divided by two by an on-chip divider to generate the quadrature LO phases, each with a 50% duty-cycle. The 12-bit DDRM is implemented in a segmented structure. 6-bit MSBs are thermometer-coded, while the remaining bits are implemented in a binary fashion after compromising area, power, and linearity [23]. Preceding the IQ-mapping DDRM, there are thermometer encoders, level shifters, and data buffers. Dynamic element matching (DEM) is also employed to randomize high-speed mismatches. Since the principle and implementations of DEM are well analyzed in other literature [24], and it is not the main focus in this article, the discussion about DEM is skipped, and all measurements are performed without DEM. Finally, the differential output signal is fed to an off-chip balun.

#### B. Unit Cell Implementation

A novel unit cell topology that implements the proposed IQ mapping technique of (8) is shown in Fig. 8. It performs the bit-wise ANDing of (DATA\_I, DATA\_Q), (DATA\_I, DATA\_Q), (DATA\_I, DATA\_Q), (DATA\_I, DATA\_Q), and subsequent bit-wise multiplication, using current-mode XOR/XNOR logic, with the 50% quadrature LO clocks whose phases are 0°, 90°, 180°, and 270°. As such, it provides the rotated four-point diamond-shaped constellation diagram directly without any data pre-processing or demanding additional clock phases.



Fig. 8. Detailed unit-cell schematic of the proposed DDRM.



Fig. 9. Schematic of the data buffer chain and level shifter.

In each unit cell, thick-oxide cascode transistors are employed at the top of the stack, which boosts the output impedance and enables better linearity. The LO and data signal are shifted up to the voltage domain of 0.6–1.7 V to enlarge the output swing. Also, such a design can boost the output impedance further to achieve superior linearity. Therefore, switches and output transistors are put inside a deep n-well (DNW), with an elevated bulk voltage of 0.6 V, which protects transistors from substrate coupling. In each MSB cell, the current source consists of an array of transistors with an aspect ratio of  $W/L = 800\mu$  m/2.5 $\mu$ m. The current cell transistors are surrounded by dummy cells to decrease gradients mismatch. As shown in Fig. 8, 4-bit foreground calibration DACs have been added to allow current source calibration.

#### C. Data Buffer and Level Shifter

The schematic of the data buffer and the level shifter is shown in Fig. 9. Two sets of data for the *I* and *Q* paths are provided by the thermometer encoders, comprising four data streams for each path, which are serialized by a multiplexer, yielding two data streams with a maximum frequency of  $f_{\rm LO}/2$ . A current-mode logic (CML) buffer is employed as a level shifter to transfer the signal from 0–1.1 to 0.6–1.7 V. The differential CML buffer is designed with thick-oxide transistors to avoid breakdown, and the CML level shifter is followed by CMOS aligners and buffers. Finally, the data



Fig. 10. Schematic of (a)  $C^2$ MOS divider and (b) LO level shifter.

streams are retimed by D-flip-flops (DFFs) before driving the data switches.

#### D. LO Generator

As discussed in Section III, phase mismatch among the quadrature phases leads to I/Q image. A quadrature divider is deployed to minimize such phase mismatch and generate four phases with a 50% duty-cycle. The topology of this divider is shown in Fig. 10(a), which includes clocked CMOS ( $C^2$ MOS) latches [32]. However, its transistor stack is swapped compared with a conventional  $C^2$ MOS latch to mitigate the delay from input to output and boost its operating frequency range [33]. Also, the LO signals need to get shifted from a voltage domain of 0–1.1 to 0.6–1.7 V. Different from the level shifter in the data buffer chain, to accommodate with the voltage, a bias-Tee is deployed here, where the bias voltage is set by a self-biased inverter and followed by the buffer and aligner [see Fig. 10(b)]. Based on simulations with PVT variations, these circuits can operate with a frequency range from 100 MHz to 6 GHz.

#### E. Layout and Floorplan

The floorplan of DDRM implementation is shown in Fig. 11. Unlike a conventional baseband DAC [34], the unit cells are placed in a row instead of a 2-D array to minimize the losses of the output network. As shown in Fig. 11, the output is connected in a "twisted" style to suppress the mismatch between positive and negative branches. The floorplan of one slice (one unit cell) is also shown in the figure. The array of current sources and calibration DAC array is located at the bottom. Thermometer encoders are placed between the current source and switches. The thermometer data go to data buffers and drive the data switches. The clock switches and cascode transistors are on the top of the whole layout inside a DNW. The current routes (green lines in Fig. 11) pass other circuitry in the layout. Therefore, ground shielding is used to mitigate



Fig. 11. Floorplan of the implemented DDRM.



Fig. 12. Chip micrograph of the realized IQ-mapping DDRM.

the crosstalk between the LO clocks and output current caused by capacitive coupling.

Between different parts, LO and data clock distribution networks are placed. As a tradeoff between reducing the delay mismatch due to the clock-tree topology, area, complexity, and power consumption of the distribution networks, the LO tree is designed as a quadtree instead of a fully binary tree [35]. The LO traces are distributed over one metal layer, shielded by adjacent metal layers, and driven by local LO buffers. The same LO distribution pattern goes for DATACLK<sub>HIGH</sub> and DATACLK<sub>LOW</sub>. Based on the MC simulations, the standard deviation (1 $\sigma$ ) of timing mismatch LO among all of the cells was less than 0.3 ps, leading to an IM3 better than -65 dBc in simulations.

#### V. EXPERIMENTAL RESULTS

The proposed DDRM was fabricated in a 40-nm CMOS process, and its micrograph is shown in Fig. 12. The active area is 1.1 mm<sup>2</sup> without the testing SRAMs and input balun. The measurement setup used for the characterization of the DDRM is shown in Fig. 13. A Keysight E8257D provides the input LO signal. The differential output is first converted to a single-ended signal by an off-chip balun. Next, it is passed to the spectrum analyzer and power meter. The measurements



Fig. 13. Measurement setup used for the characterization of the IQ-mapping DDRM.



Fig. 14. (a) Measured peak output power and dc power consumption (with 50 and 12  $\Omega$ ) versus frequency. (b) Measured LO leakage, I/Q image, and IM3 performance versus frequency. Measured spectrum in (c) single-tone test and (d) two-tone test.

are carried out under two load conditions: 50 and 12  $\Omega$ . An impedance tuner is used to provide 12  $\Omega$ . A high-speed oscilloscope samples the data, and the error vector magnitude (EVM) is calculated in MATLAB. In all measurements, DPD is omitted.

The DDRM is characterized first using continuous-wave (CW) measurements. Fig. 14(a) shows the peak output power  $P_{out}$  versus carrier frequency when driving a 50- $\Omega$  differential load. The peak  $P_{out}$  is 14.1 dBm, and the dc power consumption  $P_{dc}$  is 340 mW (excluding the testing SRAMs) at 2 GHz. When the load is set to 12  $\Omega$  by the impedance tuner, the peak  $P_{out}$  exceeds 18 dBm. As can also be interpreted in Fig. 14(a), an overall system efficiency of more than 24% is achieved at 1 GHz with a 12- $\Omega$  load, indicating large current handling capability and high power efficiency of the proposed DDRM when used as a modulator/PA driver. Due to the limited RF



Fig. 15. Measured spectrum and constellation diagram of the single carrier: (a) 20-MHz 256-QAM and (b) 320-MHz 256-QAM signals at 2.4 GHz.

bandwidth of the impedance tuner, all following results are measured with 50  $\Omega$ .

Following that, single- and two-tone measurements are carried out without IQ calibration. The results are shown in Fig. 14(b)–(d). Over a range of 0.5–3 GHz, the I/Q image is below –48 dBc with respect to the maximum wanted sideband and is mainly restricted by the accuracy of the quadrature divider. At 2 GHz, the IQ image is –54 dBc with the output power, and the IRR can be kept below –44 dBc within the 12-dB power range. At 2 GHz, the IM3 is lower than –58 dBc.

Complex modulated signals are also applied to the proposed DDRM to verify its linearity performance. Fig. 15(a) shows the spectrum and the corresponding constellation plot of a 20-MHz bandwidth single-carrier 256-QAM signal at 2.4 GHz. The adjacent-channel leakage ratio (ACLR) and EVM are better than -52 dBc and -40 dB with more than 5-dBm average output power and 7.8-dB peak-to-average power ratio (PAPR). Similarly, the measured spectrum of a "320-MHz 256-QAM" signal at 2.4 GHz is shown in Fig. 15(b), with a measured ACLR and EVM better than -43 dBc and -32 dB, respectively.

In Fig. 16(a), the linearity performance over modulation bandwidth at 2.4 GHz is shown, and in Fig. 16(b), the ACLR performance versus  $f_{\rm LO}$  with a modulation bandwidth of 10 MHz is demonstrated, showing the excellent linearity over the whole  $f_{\rm LO}$  range. The spectrum of a "144-MHz 64-QAM" signal with a span of 2.2 GHz is shown in Fig. 16(c), demonstrating a clean far-out spectrum with a noise floor lower than -50 dBc. The level of sampling spectra replicas



Fig. 16. (a) EVM and ACLR performance over modulation bandwidth at 2.4 GHz. (b) ACLR performance versus carrier frequency when the modulation bandwidth is 10 MHz. (c) Measured full spectrum of the 144-MHz 64-QAM signal at 2.2 GHz.



Fig. 17. (a) Measured spectrum of 11-channel 64-QAM multi-carrier signal with the worst measured constellation diagram in one channel. (b) Measured spectrum of the 256-QAM 160-MHz OFDM signal with spectral mask of 802.11ax.

is attenuated by the Sinc function in Fig. 16(c) due to the sampling, and the upper replica is extra suppressed by off-chip output matching work.

| TABLE I                                                                      |
|------------------------------------------------------------------------------|
| PERFORMANCE SUMMARY AND COMPARISON WITH STATE-OF-THE-ART MODULATORS AND DPAS |

| Referer                                       | This Work                                  |                      | Su<br>ISSCC20                        | Mehrpoo<br>JSSC18 | Su<br>JSSC21     | Roverato<br>ISSCC17 | Yoo<br>ISSCC20 | Deng<br>ISSCC16 | Qian<br>JSSC21  | Zheng<br>ISSCC20 | Beikmirza | Qi<br>ISSCC20       | Lee<br>ISSCC21 |       |
|-----------------------------------------------|--------------------------------------------|----------------------|--------------------------------------|-------------------|------------------|---------------------|----------------|-----------------|-----------------|------------------|-----------|---------------------|----------------|-------|
| Architec                                      | DDRM                                       |                      | DDRM                                 | DDRM              | DDRM             | DDRM                | CDAC           | DPA             | DPA             | DPA              | DPA       | Analog <sup>3</sup> | Analog         |       |
| Matching N                                    | Off-Chip                                   |                      | On-Chip                              | Off-Chip          | Off-Chip         | On-Chip             | On-Chip        | Off-Chip        | On-Chip         | On-Chip          | On-Chip   | On-Chip             | On-Chip        |       |
| Technology                                    | echnology [nm]                             |                      | 40                                   |                   | 40               | 65                  | 28             | 65              | 40              | 40               | 55        | 40                  | 28             | 14    |
| Frequency                                     | [GHz]                                      | 0.                   | 5-3                                  | 1.4-3             | 0.9-3.1          | 0.9-5.2             | 0.85           | 2.2             | 2.4             | 2.3-3.5          | 0.85      | 4.6-6               | 1.4-2.7        | 0.5-6 |
| Peak Pout                                     | [dBm] 14                                   |                      | 18.2 <sup>1</sup>                    | 22                | 9.2              | 15                  | 3              | 13              | 19 <sup>4</sup> | 23.6             | 29.3      | 27.4                | 33,4           | 7.24  |
| DC Power                                      | [mW]                                       | 340/540 <sup>1</sup> |                                      | 1350              | 146 <sup>2</sup> | 900                 | 150            | N.A.            | 830             | 790              | 1974      | 1793                | 70.5           | N.A.  |
| Sys. Efficiency<br>$\eta_{PEAK}   \eta_{6dB}$ | Sys. Efficiency $\eta_{PEAK}   \eta_{6dB}$ |                      | 1.7 <sup>1</sup><br>2/3 <sup>1</sup> | 11.7/N.A.         | 5.7/ N.A.        | 3.5/ N.A.           | 1.3 / N.A.     | N.A.            | N.A.            | 29 /17           | 43.4/N.A. | 30.7/26.4           | N.A.           | N.A.  |
| IQ Image.                                     | [dBc]                                      | -54 @                | 2GHz                                 | N.A.              | -49              | N.A.                | <-36           | N.A.            | N.A.            | N.A.             | N.A.      | -57                 | <-40           | <-30  |
| f <sub>LO</sub>                               | GHz]                                       |                      | 2.4                                  |                   | 3                | 2.4                 | 0.85           | 2.2             | 2.4             | 3.3              | 0.85      | 5.4                 | 2.5            | 3.7   |
| Bandwidth                                     | [MHz]                                      | 20                   | 320                                  | 20                | 57               | 20                  | 20             | 40              | 40              | 20               | 10        | 120                 | 20             | 100   |
| Modulation                                    |                                            | 256                  | 256                                  | 256               | 64               | 256                 | 17520          | 802.11ax        | 802.11ac        | 64               | 64        | 64                  | 5G-NR          | 5G-NR |
| Schemes                                       |                                            | QAM                  | QAM                                  | QAM               | QAM              | QAM                 | LIEZU          | 1024 QAM        | 64 QAM          | QAM              | QAM       | QAM                 | n7             | n78   |
| ACLR1                                         | dBc                                        | -52                  | -43                                  | -45               | -44              | -42                 | -61            | <-45            | <-40            | -30              | -32       | -32                 | -44            | -415  |
| EVM                                           | dB                                         | -40                  | -32                                  | -40               | -30              | -42                 | N.A.           | -426            | <-30            | -29              | -26       | -24                 | -35            | -37   |
| DPD Y/N                                       |                                            | No                   |                                      | Yes               | No               | No                  | No             | No              | Yes             | Yes              | No        | Yes                 | No             | No    |

<sup>1</sup>Measured at 50Ω and 12Ω at 2 GHz, respectively. <sup>2</sup>Not include LO generation circuits. <sup>3</sup> Not include baseband DAC. <sup>4</sup>Average power. <sup>5</sup> Estimated from the figure. <sup>6</sup> Measured at -3dBm output

The DDRM was also tested with multiple-carrier QAM and orthogonal frequency-division multiplexing (OFDM) signals. An 11-channel signal with a PAPR of 11 dB and an overall bandwidth of 230 MHz was incorporated in Fig. 17(a). For each channel, the signal is a single-carrier 64-QAM signal. The overall ACLR is better than -40 dBc, and the worst EVM for a channel is better than -34 dB. In Fig. 17(b), with a 256-QAM 160-MHz OFDM signal, the DDRM's output is compliant with the spectral mask of 802.11ax standard. In addition, the ACLR is better than -46.5 dBc, and the EVM is better than -35 dB, respectively.

The performance of the proposed IQ-mapping DDRM is summarized in Table I and compared to that of prior art DDRMs, Cartesian DTX, and conventional analog RF modulators. The proposed DPD-free DDRM achieves the highest video bandwidth (320 MHz) with an ACLR of better than -43 dBc and an EVM of -32 dB. To meet the stringent requirements for future applications, such as 802.11be, the DDRM should be implemented with a higher resolution. Although Roverato et al. [8] present a better ACLR performance, its peak power efficiency and carrier frequency range are considerably lower. Meanwhile, this work achieves a low image rejection ratio without IO calibration. In general, the efficiency in DDRM is lower than Cartesian DTXs' [26], [27], [30] due to its current-steering topology. However, DDRM provides better linearity in return. This overview table indicates that, with the IQ-mapping technique, the proposed DPD-free DDRM achieves superior spectral purity up to 320-MHz modulation bandwidth with a peak RF output power of more than 14 dBm.

#### VI. CONCLUSION

This article presents a wideband linear DDRM with a novel IQ-mapping technique. This technique incurs 3 dB

more RF output power and suppresses the I/Q image. The demonstrator, which is implemented in a 40-nm process, can operate at a frequency range of 0.5–3 GHz and generate +14-dBm peak RF output power with a dc power consumption of only 340 mW at 2 GHz. It also achieves an ACLR/EVM of -43 dBc/-32 dB, respectively, for a "320-MHz, 256-QAM" signal at 2.4 GHz, with more than 5-dBm average output power. This proposed IQ-mapping technique can be applied in an energy-efficient modulator/driver for future WLAN applications or a PA pre-driver in the 5G cellular network.

#### APPENDIX

The expansion of the each higher order term in (13) is

0 1

$$\begin{aligned} (\cos(\omega_{\rm LO}t)\cos(\omega_{\rm BB}t))^{2n-1} + (\sin(\omega_{\rm LO}t)\sin(\omega_{\rm BB}t))^{2n-1} \\ &= 0.5^{2n-1}[\cos(\omega_{\rm LO}t - \omega_{\rm BB}t) + \cos(\omega_{\rm LO}t + \omega_{\rm BB}t)]^{2n-1} \\ &+ 0.5^{2n-1}[\cos(\omega_{\rm LO}t - \omega_{\rm BB}t) - \cos(\omega_{\rm LO}t + \omega_{\rm BB}t)]^{2n-1} \\ &= 0.5^{2n-2}\sum_{k=1}^{n} C_{2n-1}^{2k-1}\cos^{2k-1}(\omega_{\rm LO}t - \omega_{\rm BB}t) \\ &\cdot \cos^{2n-2k}(\omega_{\rm LO}t + \omega_{\rm B}t) \\ &= 0.5^{2n-2}\sum_{k=1}^{n} C_{2n-1}^{2k-1} \left(\frac{\cos(2\omega_{\rm LO}t - 2\omega_{\rm BB}t) + 1}{2}\right)^{k-1} \\ &\cdot \cos(\omega_{\rm LO}t - \omega_{\rm B}t) \cdot \left(\frac{\cos(2\omega_{\rm LO}t + 2\omega_{\rm BB}t) + 1}{2}\right)^{n-k} \end{aligned}$$

yielding the conclusion that there is no I/Q image component  $(\omega_{BB} + \omega_{LO})$  in the output signal.

#### ACKNOWLEDGMENT

The authors would like to thank Ampleon B.V. Also, the authors want to acknowledge the contribution of A. Akhnoukh, M. Pelk, and Z. Chang, all with TU Delft for their support, and IMEC-Leuven for tape-out support. Lastly, the authors

would like to acknowledge Prof. Makinwa, Prof. McCune, and M. Mehrpoo, all with TU Delft for their helpful technical discussions.

#### REFERENCES

- B. Jann et al., "A 5G sub-6 GHz zero-IF and mm-Wave IF transceiver with MIMO and carrier aggregation," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2019, pp. 352–354.
- [2] J. Lee *et al.*, "A sub-6 GHz 5G new radio RF transceiver supporting EN-DC with 3.15-Gb/s DL and 1.27-Gb/s UL in 14-nm FinFET CMOS," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Sep. 2019, pp. 354–356.
- [3] J. Lee *et al.*, "A low-power and low-cost 14 nm FinFET RFIC supporting legacy cellular and 5G FR1," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2021, pp. 90–92.
- [4] E. Lu *et al.*, "A 4×4 dual-band dual-concurrent WiFi 802.11ax transceiver with integrated LNA, PA and T/R switch achieving +20 dBm 1024-QAM MCS11 P<sub>out</sub> and -43 dB EVM floor in 55 nm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2020, pp. 178–180.
- [5] G. Qi, H. Shao, P.-I. Mak, J. Yin, and R. P. Martins, "A 1.4-to-2.7 GHz FDD SAW-less transmitter for 5G-NR using a BW-extended N-path filter-modulator, an isolated-BB input and a wideband TIA-based PA driver achieving < -157.5dBc/Hz OB noise," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2020, pp. 172–174.
- [6] P. Eloranta, P. Seppinen, S. Kallioinen, T. Saarela, and A. Parssinen, "A multimode transmitter in 0.13 μm CMOS using direct-digital RF modulator," *IEEE J. Solid-State Circuits*, vol. 42, no. 12, pp. 2774–2784, Dec. 2007.
- [7] Y. Zhou and J. Yuan, "A 10-bit wide-band CMOS direct digital RF amplitude modulator," *IEEE J. Solid-State Circuits*, vol. 38, no. 7, pp. 1182–1188, Jul. 2003.
- [8] E. Roverato *et al.*, "All-digital RF transmitter in 28 nm CMOS with programmable RX-band noise shaping," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2017, pp. 222–223.
- [9] M. Mehrpoo, M. Hashemi, Y. Shen, L. C. N. de Vreede, and M. S. Alavi, "A wideband linear *I/Q*-interleaving DDRM," *IEEE J. Solid-State Circuits*, vol. 53, no. 5, pp. 1361–1373, May 2018.
- [10] Y. Shen, R. Bootsman, M. S. Alavi, and L. C. N. de Vreede, "A 1–3 GHz I/Q interleaved direct-digital RF modulator as a driver for a commongate PA in 40 nm CMOS," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Los Angeles, CA, USA, Aug. 2020, pp. 287–290.
- [11] M. Ingels, D. Dermit, Y. Liu, H. Cappelle, and J. Craninckx, "A 2×14bit digital transmitter with memoryless current unit cells and integrated AM/PM calibration," in *Proc. 43rd IEEE Eur. Solid State Circuits Conf.*, Leuven, Belgium, Sep. 2017, pp. 324–327.
- [12] P. E. P. Filho, M. Ingels, P. Wambacq, and J. Craninckx, "A transmitter with 10 b 128 MS/S incremental-charge-based DAC achieving -155 dBc/Hz out-of-band noise," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2015, pp. 1–3.
- [13] P. E. P. Filho, M. Ingels, P. Wambacq, and J. Craninckx, "A 0.22 mm<sup>2</sup> CMOS resistive charge-based direct-launch digital transmitter with -159 dBc/Hz out-of-band noise," *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, vol. 2016, pp. 250–252.
- [14] K. Vasilakopoulos and A. Liscidini, "A reconfigurable passive switchedcapacitor TX RF front end with -57 dB ACLR2," *IEEE Solid-State Circuits Lett.*, vol. 3, pp. 294–297, 2020.
- [15] M. Mehrpoo, M. Hashemi, Y. Shen, R. van Leuken, M. S. Alavi, and L. C. N. de Vreede, "A wideband linear direct digital RF modulator using harmonic rejection and I/Q-interleaving RF DACs," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2017, pp. 188–191.
- [16] B. Zheng, L. Jie, and M. P. Flynn, "A 6-GHz MU-MIMO eight-element direct digital beamforming TX utilizing FIR H-bridge DAC," *IEEE Trans. Microw. Theory Techn.*, vol. 69, no. 6, pp. 2832–2840, Jun. 2021.
- [17] S.-W. Yoo, S.-C. Hung, J. S. Walling, D. J. Allstot, and S.-M. Yoo, "A 0.26 mm<sup>2</sup> DPD-less quadrature digital transmitter with 30 dB P<sub>out</sub> range in 65 nm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2020, pp. 184–186.
- [18] S. Su and M. S.-W. Chen, "A time-approximation filter for direct RF transmitter," *IEEE J. Solid-State Circuits*, vol. 56, no. 7, pp. 2018–2028, Jul. 2021.
- [19] S. Su and M. S.-W. Chen, "A SAW-less direct-digital RF modulator with tri-level time-approximation filter and reconfigurable dual-band deltasigma modulation," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2020, pp. 174–176.

- [20] B. Razavi, *RF Microelectronics*, 2nd ed. Upper Saddle River, NJ, USA: Prentice-Hall, 2011.
- [21] H. Jin *et al.*, "Efficient digital quadrature transmitter based on IQ cell sharing," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2015, pp. 1–3.
- [22] Y. Shen, R. Bootsman, M. S. Alavi, and L. de Vreede, "A 0.5–3 GHz I/Q interleaved direct-digital RF modulator with up to 320 MHz modulation bandwidth in 40 nm CMOS," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Boston, MA, USA, Mar. 2020, pp. 1–4.
- [23] C.-H. Lin and K. Bult, "A 10-b, 500-MSample/s CMOS DAC in 0.6 mm<sup>2</sup>," *IEEE J. Solid-State Circuits*, vol. 33, no. 12, pp. 1948–1958, Dec. 1998.
- [24] C.-H. Lin et al., "A 16 b 6 GS/S Nyquist DAC with IMD < -90dBc up to 1.9 GHz in 16 nm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2018, pp. 360–362.
- [25] N. Klemmer et al., "A 45 nm CMOS RF-to-bits LTE/WCDMA FDD/TDD 2×2 MIMO base-station transceiver SoC with 200 MHz RF bandwidth," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Jan. 2016, pp. 164–165.
- [26] Z. Deng *et al.*, "A dual-band digital-WiFi 802.11a/b/g/n transmitter SoC with digital I/Q combining and diamond profile mapping for compact die area and improved efficiency in 40 nm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Jan. 2016, pp. 172–173.
- [27] D. Zheng *et al.*, "A 15 b quadrature digital power amplifier with transformer-based complex-domain power-efficiency enhancement," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2020, pp. 370–372.
- [28] W. Yuan, V. Aparin, J. Dunworth, L. Seward, and J. S. Walling, "A quadrature switched capacitor power amplifier," *IEEE J. Solid-State Circuits*, vol. 51, no. 5, pp. 1200–1209, May 2016.
- [29] S.-W. Yoo, S.-C. Hung, and S.-M. Yoo, "A watt-level quadrature class-G switched-capacitor power amplifier with linearization techniques," *IEEE J. Solid-State Circuits*, vol. 54, no. 5, pp. 1274–1287, May 2019.
- [30] H. J. Qian, B. Yang, J. Zhou, H. Xu, and X. Luo, "A quadrature digital power amplifier with hybrid Doherty and impedance boosting for complex domain power back-off efficiency enhancement," *IEEE J. Solid-State Circuits*, vol. 56, no. 5, pp. 1487–1501, May 2021.
- [31] M. Beikmirza *et al.*, "A 4-way Doherty digital transmitter featuring 50%-LO signed IQ interleave upconversion with more than 27 dBm peak power and 40% drain efficiency at 10 dB power back-off operating in the 5 GHz band," in *IEEE ISSCC Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2021, pp. 92–94.
- [32] J. Rabaey, Digital Integrated Circuits—A Design Perspective. Englewood Cliffs, NJ, USA: Prentice-Hall, 1996.
- [33] M. S. Alavi, R. B. Staszewski, L. C. N. de Vreede, and J. R. Long, "A wideband 2×13-bit all-digital I/Q RF-DAC," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 4, pp. 732–752, Apr. 2014.
- [34] C.-H. Lin *et al.*, "A 12 bit 2.9 GS/s DAC with IM3 ≪ -60 dBc beyond 1 GHz in 65 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 44, no. 12, pp. 3285–3293, Dec. 2009.
- [35] E. Bechthum, G. I. Radulov, J. Briaire, G. J. G. M. Geelen, and A. H. M. van Roermund, "A wideband RF mixing-DAC achieving IMD < -82 dBc up to 1.9 GHz," *IEEE J. Solid-State Circuits*, vol. 51, no. 6, pp. 1374–1384, Jun. 2016.



**Yiyu Shen** (Member, IEEE) received the joint M.S. degree in microelectronics from Tsinghua University, Beijing, China, and the Katholieke Universiteit Leuven, Leuven, Belgium, in 2014, and the Ph.D. degree in electrical engineering from the Delft University Technology, Delft, The Netherlands, in 2021.

His current research interests include power amplifiers and digital-assisted radio frequency (RF) integrated circuits and systems.



**Robert Bootsman** (Graduate Student Member) was born in Nieuw-Vennep, The Netherlands, in 1992. He received the B.Sc. degree (*cum laude*) in electrical engineering and the M.Sc. degree in electrical engineering track microelectronics from the Delft University of Technology, Delft, The Netherlands, in 2014 and 2018, respectively, where he is currently pursuing the Ph.D. degree with the ELCA Research Group.

His research interests include digital-intensive and energy-efficient radio frequency (RF) power ampli-

fiers, high-speed data conversion, and processing.



**Morteza S. Alavi** (Member, IEEE) received the B.Sc. degree in electrical engineering from the Iran University of Science and Technology, Tehran, Iran, in 2003, the M.Sc. degree in electrical engineering from the University of Tehran, Tehran, in 2006, and the Ph.D. degree in electrical engineering from the Delft University of Technology (TU-Delft), Delft, The Netherlands, in 2014.

He was a Co-Founder and the CEO of DitIQ B.V., Delft, a local company developing energyefficient, wideband wireless transmitters for the next

generation of the cellular network. Since September 2016, he joined the ELCA Research Group, TU-Delft, where he is currently a tenured Assistant Professor. He has coauthored *Radio-Frequency Digital-to-Analog Converter* (Elsevier, 2016). His main research interest is designing high-frequency and high-speed wireless/cellular communication and sensor systems, as well as in the field of wireline transceivers.

Dr. Alavi was the Best Paper Award recipient of the 2011 IEEE International Symposium on Radio-Frequency Integrated Technology (RFIT). He received the Best Student Paper Award (Second Place) of the 2013 Radio-Frequency Integrated Circuits (RFIC) Symposium. His Ph.D. student also won the Best Student Paper Award (First Place) of the 2017 RFIC Symposium held in Honolulu, HI, USA. One of his students recently received the 2021 Institute of Semiconductor Engineers (ISE) President Best Paper Award of the International SoC Design Conference (ISOCC).



Leo C. N. de Vreede (Senior Member, IEEE) received the Ph.D. degree (*cum laude*) from the Delft University of Technology, Delft, The Netherlands, in 1996.

In 1996, he was appointed as an Assistant Professor at the Delft University of Technology, working on the nonlinear distortion behavior of active devices. In 1999 and 2015, he was appointed as an Associate Professor and a Full Professor at the Delft University of Technology, respectively, where he became responsible for the Electronics Research

Laboratory (ERL/ELCA). He worked on solutions for improved linearity and radio frequency (RF) performance at the device, circuit, and system levels. He is currently a Co-Founder/Advisor of Anteverta-MW, Eindhoven, The Netherlands, a company specialized in RF device characterization. He (co)authored more than 150 IEEE refereed conference papers, journal articles, and patents. His current interests include RF measurement systems, RF technology optimization, and (digital-intensive) energy-efficient/wideband circuit/system concepts for wireless applications.

Prof. de Vreede was a (co)recipient of the IEEE Microwave Prize in 2008 and a Mentor of the Else Kooi Prize awarded for Ph.D. work in 2010 and the Dow Energy Dissertation Prize awarded for Ph.D. work in 2011. He was a recipient of the TUD Entrepreneurial Scientist Award in 2015. He (co)guided several students who won (best) paper awards at various conferences.