

**Delft University of Technology** 

## A Pitch-Matched ASIC with Integrated 65V TX and Shared Hybrid Beamforming ADC for Catheter-Based High-Frame-Rate 3D Ultrasound Probes

Hopf, Yannick; Ossenkoppele, Boudewine; Soozande, Mehdi; Noothout, Emile ; Chang, Zu-Yao; Chen, Chao; Vos, Henkdrik; Bosch, Hans; Verweij, Martin; de Jong, Nico DOI

10.1109/ISSCC42614.2022.9731597

Publication date 2022

**Document Version** Final published version

Published in 2022 IEEE International Solid- State Circuits Conference (ISSCC)

Citation (APA)

Hopf, Y., Ossenkoppele, B., Soozande, M., Noothout, E., Chang, Z.-Y., Chen, C., Vos, H., Bosch, H., Verweij, M., de Jong, N., & Pertijs, M. (2022). A Pitch-Matched ASIC with Integrated 65V TX and Shared Hybrid Beamforming ADC for Catheter-Based High-Frame-Rate 3D Ultrasound Probes. In L. C. Fujino (Ed.), *2022 IEEE International Solid- State Circuits Conference (ISSCC): Digest of technical papers* (pp. 494-496). Article 9731597 (Digest of Technical Papers - IEEE International Solid-State Circuits Conference; Vol. 2022-February). IEEE. https://doi.org/10.1109/ISSCC42614.2022.9731597

### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

#### Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

# Green Open Access added to TU Delft Institutional Repository

# 'You share, we take care!' - Taverne project

https://www.openaccess.nl/en/you-share-we-take-care

Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public.

## **ISSCC 2022 / SESSION 32 / ULTRASOUND AND BEAMFORMING APPLICATIONS / 32.2**

### 32.2 A Pitch-Matched ASIC with Integrated 65V TX and Shared Hybrid Beamforming ADC for Catheter-Based High-Frame-Rate 3D Ultrasound Probes

Yannick Hopf<sup>1</sup>, Boudewine Ossenkoppele<sup>1</sup>, Mehdi Soozande<sup>2</sup>, Emile Noothout<sup>1</sup>, Zu-Yao Chang<sup>1</sup>, Chao Chen<sup>1</sup>, Hendrik Vos<sup>1,2</sup>, Hans Bosch<sup>2</sup>, Martin Verweij<sup>1,2</sup>, Nico de Jong<sup>1,2</sup>, Michiel Pertijs<sup>1</sup>

<sup>1</sup>Delft University of Technology, Delft, The Netherlands <sup>2</sup>Erasmus MC, Rotterdam, The Netherlands

Intra-cardiac echography (ICE) probes (Fig. 32.2.1) are widely used in electrophysiology for their good procedure guidance and relatively safe application. ASICs are increasingly employed in these miniature probes to enhance signal quality and reduce the number of connections needed in mm-diameter catheters [1-5]. 3D visualization in real-time is additionally enabled by 2D transducer arrays with, for each transducer element, a highvoltage (HV) transmit (TX) part, to generate acoustic pulses of sufficient pressure, and a receive (RX) path, to process the resulting echoes. To achieve the required reduction in RX channels, micro-beamforming (µBF), which merges the signals from a subarray b using a delay-and-sum operation, has been shown to be an effective solution [3,4]. However, due to the frame-rate reduction that is associated with µBF, these designs cannot serve emerging high-frame-rate imaging modes (~1000 volumes/s) like 3D blood-St flow and elastography imaging. In-prope urguization has recording seen and se enable pre-processing in the probe [1-3]. However, these earlier designs have either no  $\frac{8}{2}$  TX functionality [2,3] or only low-voltage (LV) TX [1] integrated. Combining µBF and  $\frac{2}{3}$  digitization with area-hungry HV transmitters in a pitch-matched scalable fashion while  $\frac{2}{3}$  supporting high-frame-rate imaging remains an unmet challenge. The work presented in this paper meets this target, enabled by a hybrid ADC, the small die size of which allows for co-integration with 65V element-level pulsers.

Figure 32.2.2 gives an overview of the architecture. The elements of a 2D transducer array are connected to unipolar HV pulsers, implemented as an area-efficient pull-up,  $\overline{\underline{\mathbf{u}}}$  pull-down structure. An isolation switch (T/R) is merged with the TX structure to protect  $\stackrel{\mathrm{\tiny III}}{=}$  the LV RX circuitry during pulsing with only one additional LV transistor. The RX path Affeatures an analog front-end (AFE) comprising a low-noise amplifier (LNA) and a  $\Re$  programmable-gain amplifier (PGA) that, together, realize a voltage gain ranging from  $\Im$  = 6 to 48dB. This amplifier time real -6 to 48dB. This enables time-gain compensation (TGC), a reduction of the dynamic  $^{2}$  range (DR) by increasing the AFE gain over time to compensate for the propagation  $\overline{\Sigma}$  attenuation of the acoustic signal. The second-stage amplifier further converts the single-र्दे ended signal to a differential output to provide common-mode interference rejection for दू the following stages. Both amplifier stages include a low-frequency regulation path to  $\overset{\circ}{R}$  maintain the operating points while switching gains during one pulse-echo (PE) cycle. The outputs of three AFEs are merged by  $\mu\text{BF}$ , implemented using analog sample-andg hold (S/H) cells. The choice of the µBF subarray size presents a trade-off. larger groups help to reduce the channel count [3,4] but in turn suffer from reduced image quality due to the finite delay quantization as well as frame-rate loss, since the narrower  $\mu BF$  ${}_{\mathrm{K}}^{\mathrm{\infty}}$  beamwidth covers a smaller part of the volume of interest and hence more pulse-echo cycles need to be combined to construct a full image. In this design, a 3×1 subarray  $\frac{9}{2}$  achieves a 3-fold channel reduction while only requiring RX beams steered to seven elevation angles on the chip, enabling >1000 volumes/s for a target imaging depth of a 10cm. a Followi

 $\frac{1}{2}$  Following the µBF, an ADC is shared by two subarrays, forming a subgroup of 3×2 elements. The ADC outputs are transmitted to the periphery of the chip, where a clock data recovery (CDR) and datalink circuit realign and combine the data. Two subgroup g outputs are merged, 8b/10b-encoded and fed to cable drivers, realizing a 12-fold total channel count reduction. As such, a full 3D ICE probe with about 1000 elements requires to only <100 data channels in the catheter.

<sup>tg</sup> The ADC is strongly integrated with the architecture of the ultrasound ASIC (Fig. 32.2.3). <sup>tg</sup> A charge-sharing successive-approximation (SAR) first stage directly employs the S/H <sup>tg</sup> cells of the µBF as sampled inputs [3], avoiding the need for a power-hungry, highteg bandwidth ADC driver as in [1,2]. To minimize the area and power impact of the converter, a hybrid structure between the energy-efficient, fast but area-wise inefficiently scaling SAR first stage and an area-efficient, linear but slow single-slope (SS) second stage is chosen. In contrast to [2], the SS ramp is generated using compact current sources rather than a capacitive digital to analog converter (CDAC). For the 10b 24MS/s ADC, a trade-off between the stages is found in a 6b SAR and 5b SS distribution with 1b of redundancy to correct for non-idealities in the conversion. To deal with variability, the SAR reference charge, SS current, and comparator offset are locally calibrated in a short

interval between the TX and RX phases with a reference provided through the PGA. Adjusting to the arrayed nature of the application, one ADC is shared by two RX subarrays, both performing SAR and SS conversion alternatingly, thus dividing the area. A major benefit of this is that the CDAC of the ADC can be pre-charged for the next SAR conversion during SS operation, removing the need for a high bandwidth reference generator as required in other SAR ADCs [1,2]. Performing the conversion entirely in the charge domain additionally enables the use of metal-oxide-semiconductor capacitors (MOSCAPs) in the CDAC. While their voltage-dependent capacitance excludes them from use in many other ADC architectures, in charge-sharing topologies they reduce area through high integration density, improve comparator offset as well as noise tolerance [6] and can be sized to have negligible impact on the system linearity, which is limited by the AFE. A comparison to the prior art in miniature ultrasound probe ADCs is given in Fig. 32.2.5. Being fully integrated with an efficient reference generator, local variation calibration and working with a low-bandwidth driver as well as being more than  $4\times$  smaller and consuming more than  $1.5\times$  less power than comparable designs per subarray [3], the shared hybrid ADC is a suitable solution for application in large ultrasound arrays.

An 8×9 element prototype was fabricated in a 0.18µm BCD process and its performance was verified electrically by wirebonding out several transducer bondpads and evaluating the ADC outputs. As the TX operation has a small duty cycle, the total power consumption is dominated by the RX part, with 0.65mW/element in the core and 1.23mW/element including the datalink and LVDS drivers. The subgroup power and area distribution as well as its pitch-matched floorplan are shown in Fig. 32.2.5. Figure 32.2.4 shows the AFE gain and signal to noise ratio (SNR) characterized by applying a sinusoidal test input from a waveform generator at 5.95MHz. An 8.1MHz -3dB cut-off frequency is seen in the highest 48dB gain setting with -6dB steps to the lowest total gain of -6dB. The peak SNR is 52.3dB with a folded -35dB third and -62dB fifth harmonic from the PGA output stage in an 80% bandwidth around the transducer center frequency. Finally, the time domain plots in Fig. 32.2.4 show 65V pulsing and a demonstration of the TGC in one PE cycle, confirming the availability of the full DR for high frame-rate imaging.

As shown in Fig. 32.2.5, a transducer array is directly mounted on top of the ASIC. To enable manufacturing on the small prototype, the chip is enlarged and two dummy element rings are included. For acoustic measurements, the assembly is immersed in a water tank and connected to an FPGA through a 1m cable. By sweeping the transducer surface pressure at all AFE gain settings and recording the ADC outputs, the characterized DR is found to be 91dB (Fig. 32.2.4). The input-referred noise at the highest gain with the transducer elements loaded by water is 12.7nV/√Hz at 6MHz, around 5nV/√Hz higher than what the electronics are designed for with the difference being attributed to the thermal noise of the transducer. Two tones appear due to mismatch in the µBF S/H cells but by recording and subtracting the pattern, they are readily removed. A pulse-echo imaging experiment with a phantom of 3 needles placed in front of the ASIC is described in Fig. 32.2.6. While the aperture is too small to provide the resolution of a full array, the needle heads can clearly be distinguished in 3D space, demonstrating the imaging capability of the system at the intended frame-rate.

Figure 32.2.7 summarizes the performance and compares the system with previously presented catheter-based ultrasound systems. In this work, element-level HV TX and AFEs as well as RX  $\mu$ BF and in-probe digitization are integrated in a scalable fashion for 3D imaging. An area-efficient ADC and architecture enable the circuitry to fit in an element area small enough for sufficient spatial sampling while also enabling high frame-rate imaging at a feasible channel count. Combined with competitive power consumption and large dynamic range, this makes the design a promising solution for next-generation imaging catheters.

#### References:

 J. Lee, et al., "A 36-Channel Auto-Calibrated Front-End ASIC for a pMUT-Based Miniaturized 3-D Ultrasound System," *IEEE JSSC*, vol. 56, no. 6, pp. 1910-1923, 2021.
J. Li, et al., "A 1.54mW/Element 150µm-Pitch-Matched Receiver ASIC with Element-Level SAR/Shared-Single-Slope Hybrid ADCs for Miniature 3D Ultrasound Probes," *IEEE Symp. VLSI Circuits*, pp. C220-C221, 2019.

[3] C. Chen, et al., "A Pitch-Matched Front-End ASIC With Integrated Subarray Beamforming ADC for Miniature 3-D Ultrasound Probes," *IEEE JSSC*, vol. 53, no. 11, pp. 3050-3064, 2018.

[4] D. Wildes, et al., "4-D ICE: A 2-D Array Transducer With Integrated ASIC in a 10-Fr Catheter for Real-Time 3-D Intracardiac Echocardiography," *IEEE T-UFFC*, vol. 63, no. 12, pp. 2159-2173, 2016.

[5] E. Kang, et al., "A Variable-Gain Low-Noise Transimpedance Amplifier for Miniature Ultrasound Probes," *IEEE JSSC*, vol. 55, no. 12, pp. 3157-3168, 2020.

[6] T. Rabuske, and J. Fernandes, "A SAR ADC with a MOSCAP-DAC," *IEEE JSSC*, vol. 51, no. 6, pp. 1410-1422, 2016.

## ISSCC 2022 / February 24, 2022 / 8:40 AM



Authorized licensed use limited to: TU Delft Library. Downloaded on January 25,2023 at 14:55:27 UTC from States and the second s

# **ISSCC 2022 PAPER CONTINUATIONS**

|                                                      | This<br>Work                  | Lee et al.<br>JSSC'21 [1] | Kang et al.<br>JSSCC'20 [5] | Li et al.<br>VLSI'19 [2] | Chen et al.<br>JSSC'18 [3]    | Wildes et al.<br>TUFFC'16 [4] |
|------------------------------------------------------|-------------------------------|---------------------------|-----------------------------|--------------------------|-------------------------------|-------------------------------|
| Process                                              | 180 nm BCD                    | 180 nm                    | 180 nm BCD                  | 180 nm                   | 180 nm                        | N/A                           |
| Transducer                                           | 2D PZT                        | 2D PMUT                   | 1D CMUT                     | 2D PZT                   | 2D PZT                        | 2D PZT                        |
| Array Size                                           | 8 x 9                         | 6 x 6                     | 64                          | 4 x 4                    | 6 x 24                        | 60 x 14                       |
| Integrated<br>Transducer                             | 1                             | x *                       | 1                           | ~                        | 1                             | ~                             |
| Center Freq.                                         | 6 MHz                         | 5 MHz                     | 7 MHz                       | 5 MHz                    | 5 MHz                         | 5.6 MHz                       |
| Pitch-Matched                                        | 1                             | <b>X</b> <sup>†</sup>     | √                           | √                        | √                             | √                             |
| Element Pitch                                        | 160 µm x 160 µm               | 250 µm x 250 µm           | 205 µm x 1800 µm            | 150 µm x 150 µm          | 150 µm x 150 µm               | 110 µm x 180 µm               |
| Integrated TX                                        | 1                             | ~                         | √                           | x                        | x                             | √                             |
| Max. TX Voltage                                      | 65 V                          | 13.2 V                    | 60 V                        | N/A                      | N/A                           | 40 V                          |
| Digitization                                         | 1                             | ~                         | X                           | $\checkmark$             | √                             | x                             |
| RX Architecture                                      | AFE + µBF +<br>ADC + Datalink | AFE + ADC                 | AFE                         | AFE + ADC                | AFE + µBF +<br>ADC + Datalink | AFE + µBF                     |
| Channel Reduction                                    | 12-fold                       | N/A                       | N/A                         | N/A                      | 36-fold                       | 15-to 20-fold                 |
| Supported<br>Frame-Rate                              | 1000 vol/s                    | N/A                       | N/A                         | N/A                      | 200 vol/s                     | 50 vol/s                      |
| Active Area / El.                                    | 0.032 mm <sup>2 §</sup>       | 0.063 mm <sup>2</sup>     | 0.464 mm <sup>2</sup>       | 0.023 mm <sup>2</sup>    | 0.026 mm <sup>2 §</sup>       | N/A                           |
| RX Power / El.                                       | 1.23 mW §                     | 1.14 mW                   | 5.2 mW                      | 1.54 mW                  | 0.91 mW §                     | < 0.12 mW                     |
| Input DR                                             | 91 dB                         | N/A                       | 82 dB                       | N/A                      | 85 dB                         | N/A                           |
| Peak SNR                                             | 52.3 dB                       | 57.8 dB ‡                 | N/A                         | 49.8 dB                  | 51.8 dB                       | N/A                           |
| * Transducers on separate board connected with wires |                               |                           |                             |                          |                               | itch                          |

<sup>‡</sup> ADC only, excluding AFE

Scalability limited by transducer connection out of Including the datalink and LVDS drivers

### Figure 32.2.7: Performance summary and comparison with the state of the art in ultrasound catheter imaging systems.